# What is Wrong with Pin Mapping How to Fix It What is Wrong with signal\_name How to Fix It

Walter Katz Signal Integrity Software, Inc. IBIS Open Forum October 3, 2014



### signal\_name == Data Book Name

The first column is pin\_name (aka component "Pin Number"), and the second column is signal\_name. On page 21 of IBIS 6.0:

"The second column, signal\_name, gives the data book name for the signal on that pin."

What does it mean when two supply pins have the same Data Book Name (e.g. VDD, with VDD=3V)? There is no Data Book standard, but if you ask any designer, it means they have the same Voltage.



## IBIS 6.0 Page 4

#### **2 STATEMENT OF INTENT**

In order to enable an industry standard method to electronically transport IBIS modeling data between semiconductor vendors, EDA tool vendors, and end customers, this template is proposed. The intention of this template is to specify a consistent format that can be parsed by software, allowing EDA tool vendors to derive models compatible with their own products.

One goal of this template is to represent the current state of IBIS data, while allowing a growth path to more complex models/methods (when deemed appropriate). This would be accomplished by a revision of the base template, and possibly the addition of new keywords or categories.

Another goal of this template is to ensure that it is simple enough for semiconductor vendors and customers to use and modify, while ensuring that it is rigid enough for EDA tool vendors to write reliable parsers.

Finally, this template is meant to contain a complete description of the I/O elements on an entire component. Consequently, several models will need to be defined in each file, as well as a table that equates the appropriate buffer to the correct pin and signal name.

We Are Signal Integrity

### Pin Mapping can be Problematic

| [Pin]   | signal_name | model_ | name   | R_pin  | L_pin   | C_pin |  |
|---------|-------------|--------|--------|--------|---------|-------|--|
| 1       | VDD         | POWER  |        |        |         |       |  |
| 2       | VDDQ        | POWER  |        |        |         |       |  |
| 3       | VDDQ        | GND    |        |        |         |       |  |
| 4       | VPP         | POWER  |        |        |         |       |  |
| 6       | VSS         | GND    |        |        |         |       |  |
| 10      | DQ1         | DQ     | 342.6m | 1.366r | nH 0.49 | 5pF   |  |
| 1.11111 |             |        |        |        |         |       |  |

[Pin Mapping] pulldown\_ref pullup\_ref gnd\_clamp\_ref power\_clamp\_ref ext\_ref

GND1

| 1  | NC   | PWR |  |
|----|------|-----|--|
| 2  | NC   | PWR |  |
| 3  | GND2 | NC  |  |
| 4  | NC   | PWR |  |
| 6  | GND1 | NC  |  |
| 10 | NC   | NC  |  |

4

PWR



### **Description of Problems**

#### Problem 1:

- 2 VDDQ POWER
- 3 VDDQ GND

Signal Name pins 2 and 3 are signal\_name VDDQ and therefore data book name VDDQ. I do not think one can be POWER and the other GND.

#### Problem 2:

Bus Label PWR "Shorts" pins 1, 2 and 4, and therefore signal\_names VDD, VDDQ and VPP. This is inconsistent with the common understanding that the data book Pinout Names define the connectivity.



### **New Rules**

6

All POWER and GND pins that have the same "bus label" must have the same signal\_name.

- If two pins have the same signal\_name, then if one of the pins had model\_name POWER than the other pin must have model\_name POWER.
- If two pins have the same signal\_name, then if one of the pins had model\_name GND than the other pin must have model\_name GND.
- A Pin Mapping Bus Label may contain only I/O pins and POWER pins or I/O pins and GND pins.
- All of the POWER pins in a Pin Mapping Bus Label must have the same signal\_name.
- All of the GND pins in a Pin Mapping Bus Label must have the same signal\_name.



## **Comments on New Rules**

Arpad:

By not allowing a Bus Label to connect two POWER or GND pins with the same name, then we can use Pin Mapping to determine uniquely what is the Reference voltage signal\_name. Yes it would only apply to POWER and GND pins because IBIS allows all of the pins of the same memory data bus to have the same signal\_name.

Randy:

7

If two data book names are the same, they are at the same Voltage, but may be supplied by two different voltage sources both supplying the same Voltage. And if two names are different and the two names have the same voltage, they may be supplied by one or two voltage source that supply the same voltage, and in this special case, the pins on the two voltage may be shorted together in the package.

So to translate this into [Pin Mapping] rules, a Bus Label may "connect" two different supply pin signal\_names, as long as the PCB supplies the same voltage to the pins on each signal name.

IBIS Keepers of the Faith:

The third field on [Pin] records (signal\_name) is gibberish – it has no meaning. Therefore putting some meaning into the signal\_name field is potentially dangerous and should be avoided.



### How Pin Mapping has Been Used

As a practical matter, the only IBIS files I have seen that use Pin Mapping have Bus Labels equal to signal\_name.

We could enhance Pin Mapping to allow reserved Bus Labels to be a signal\_names of POWER and GND pins, and do not require these Bus Labels on the POWER and GND pins.

